From 18d1ae8dd266a6aa126479a742e0e6f257d5f8a9 Mon Sep 17 00:00:00 2001 From: joshua Date: Mon, 16 May 2022 11:02:27 -0400 Subject: revised gitignore --- verilog/alu/v6/obj_dir/Valu6__Syms.cpp | 26 -------------------------- 1 file changed, 26 deletions(-) delete mode 100644 verilog/alu/v6/obj_dir/Valu6__Syms.cpp (limited to 'verilog/alu/v6/obj_dir/Valu6__Syms.cpp') diff --git a/verilog/alu/v6/obj_dir/Valu6__Syms.cpp b/verilog/alu/v6/obj_dir/Valu6__Syms.cpp deleted file mode 100644 index fe8a162..0000000 --- a/verilog/alu/v6/obj_dir/Valu6__Syms.cpp +++ /dev/null @@ -1,26 +0,0 @@ -// Verilated -*- C++ -*- -// DESCRIPTION: Verilator output: Symbol table implementation internals - -#include "Valu6__Syms.h" -#include "Valu6.h" -#include "Valu6___024root.h" - -// FUNCTIONS -Valu6__Syms::~Valu6__Syms() -{ -} - -Valu6__Syms::Valu6__Syms(VerilatedContext* contextp, const char* namep,Valu6* modelp) - : VerilatedSyms{contextp} - // Setup internal state of the Syms class - , __Vm_modelp{modelp} - // Setup module instances - , TOP{this, namep} -{ - // Configure time unit / time precision - _vm_contextp__->timeunit(-6); - _vm_contextp__->timeprecision(-9); - // Setup each module's pointers to their submodules - // Setup each module's pointer back to symbol table (for public functions) - TOP.__Vconfigure(true); -} -- cgit v1.2.3