diff options
author | Joshua Yun <joshua@joshuayun.com> | 2025-02-17 21:39:47 +0000 |
---|---|---|
committer | Joshua Yun <joshua@joshuayun.com> | 2025-02-17 21:39:47 +0000 |
commit | bbe63db4eb09b3a010f5e64907171e1706504a61 (patch) | |
tree | 7523bb2e38a71c37c9ed8b72a2d8639073f651ef /top.core | |
parent | 5c1a3bd1141706a75bd2bf26ea6315d368ca3399 (diff) | |
parent | 8b76fdcbe6caf045925d2a0b4096fbabe881730d (diff) | |
download | riscv-processor-bbe63db4eb09b3a010f5e64907171e1706504a61.tar.gz |
chore: Merge branch 'joshua/fusesoc' into 'main'
Joshua/fusesoc
See merge request falsestatement/riscv_linux!4
Diffstat (limited to 'top.core')
-rw-r--r-- | top.core | 32 |
1 files changed, 12 insertions, 20 deletions
@@ -1,13 +1,11 @@ CAPI=2: -name: bingchao:riscv:top -description: Fully Linux Capable Processor +name: riscv:cpu:top:1.0.0 +description: Top level module for RISC-V processor filesets: rtl: files: - rtl/top.sv - - rtl/top.svh: - is_include_file: true file_type: systemVerilogSource tb: @@ -16,24 +14,18 @@ filesets: file_type: systemVerilogSource targets: - default: &default filesets: - rtl toplevel: top - parameters: - - clk_freq_hz - - sim: - <<: *default - description: Simulate the design - default_tool: verilator - tools: - verilator: - verilator_options: - icarus: - iverilog_options: - - -g2012 - parameters: - - pulses=10 + sim: + <<: *default + description: Run top level testbench + default_tool: verilator + filesets_append: + - tb + toplevel: top_tb + tools: + verilator: + mode: binary |